2022-09-19 02:51:11 -04:00
|
|
|
/tests/*.o
|
|
|
|
/firmware/*.o
|
|
|
|
/firmware/firmware.bin
|
|
|
|
/firmware/firmware.elf
|
|
|
|
/firmware/firmware.hex
|
|
|
|
/firmware/firmware.map
|
|
|
|
/dhrystone/dhry.bin
|
|
|
|
/dhrystone/dhry.elf
|
|
|
|
/dhrystone/dhry.hex
|
|
|
|
/dhrystone/dhry.map
|
|
|
|
/dhrystone/testbench.vvp
|
|
|
|
/dhrystone/testbench.vcd
|
|
|
|
/dhrystone/testbench_nola.vvp
|
|
|
|
/dhrystone/testbench_nola.vcd
|
|
|
|
/dhrystone/timing.vvp
|
|
|
|
/dhrystone/timing.txt
|
|
|
|
/dhrystone/*.d
|
|
|
|
/dhrystone/*.o
|
|
|
|
/testbench.vvp
|
|
|
|
/testbench_wb.vvp
|
|
|
|
/testbench_ez.vvp
|
|
|
|
/testbench_sp.vvp
|
|
|
|
/testbench_rvf.vvp
|
|
|
|
/testbench_synth.vvp
|
|
|
|
/testbench.gtkw
|
|
|
|
/testbench.vcd
|
|
|
|
/testbench.trace
|
|
|
|
/testbench_verilator*
|
|
|
|
/check.smt2
|
|
|
|
/check.vcd
|
|
|
|
synth.log
|
|
|
|
synth.v
|
|
|
|
*.o
|
|
|
|
*.asc
|
|
|
|
*.bin
|
|
|
|
*.elf
|
|
|
|
*.map
|
|
|
|
synth.*
|
|
|
|
*.tmp
|
|
|
|
*.hex
|
|
|
|
!uds.hex
|
|
|
|
!udi.hex
|
|
|
|
.*.swp
|
|
|
|
*.sch-bak
|
|
|
|
*.sim
|
|
|
|
|
|
|
|
# Ignore list for KiCAD Projects
|
|
|
|
*.000
|
|
|
|
*.bak
|
|
|
|
*.bck
|
|
|
|
*.kicad_pcb-bak
|
|
|
|
*.sch-bak
|
|
|
|
_autosave-*
|
|
|
|
*-backups
|
|
|
|
\#auto_saved_files#
|
|
|
|
*.tmp
|
|
|
|
*-save.pro
|
|
|
|
*-save.kicad_pcb
|
|
|
|
fp-info-cache
|
|
|
|
*.net
|
|
|
|
*.dsn
|
|
|
|
*.ses
|
2022-10-25 09:14:45 -04:00
|
|
|
|
|
|
|
__pycache__
|
2024-04-25 05:29:47 -04:00
|
|
|
application_fpga_par.json
|